40 #ifndef __DRIVERLIB_SYSCTL_H__
41 #define __DRIVERLIB_SYSCTL_H__
63 #define SYSCTL_PERIPH_ADC0 0xf0003800 // ADC 0
64 #define SYSCTL_PERIPH_ADC1 0xf0003801 // ADC 1
65 #define SYSCTL_PERIPH_CAN0 0xf0003400 // CAN 0
66 #define SYSCTL_PERIPH_CAN1 0xf0003401 // CAN 1
67 #define SYSCTL_PERIPH_CAN2 0xf0003402 // CAN 2
68 #define SYSCTL_PERIPH_COMP0 0xf0003c00 // Analog comparator 0
69 #define SYSCTL_PERIPH_COMP1 0xf0003c01 // Analog comparator 1
70 #define SYSCTL_PERIPH_COMP2 0xf0003c02 // Analog comparator 2
71 #define SYSCTL_PERIPH_GPIOA 0xf0000800 // GPIO A
72 #define SYSCTL_PERIPH_GPIOB 0xf0000801 // GPIO B
73 #define SYSCTL_PERIPH_GPIOC 0xf0000802 // GPIO C
74 #define SYSCTL_PERIPH_GPIOD 0xf0000803 // GPIO D
75 #define SYSCTL_PERIPH_GPIOE 0xf0000804 // GPIO E
76 #define SYSCTL_PERIPH_GPIOF 0xf0000805 // GPIO F
77 #define SYSCTL_PERIPH_GPIOG 0xf0000806 // GPIO G
78 #define SYSCTL_PERIPH_GPIOH 0xf0000807 // GPIO H
79 #define SYSCTL_PERIPH_GPIOJ 0xf0000808 // GPIO J
80 #define SYSCTL_PERIPH_HIBERNATE 0xf0001400 // Hibernation module
81 #define SYSCTL_PERIPH_EEPROM0 0xf0005800 // EEPROM 0
82 #define SYSCTL_PERIPH_FAN0 0xf0005400 // FAN 0
83 #define SYSCTL_PERIPH_GPIOK 0xf0000809 // GPIO K
84 #define SYSCTL_PERIPH_GPIOL 0xf000080a // GPIO L
85 #define SYSCTL_PERIPH_GPIOM 0xf000080b // GPIO M
86 #define SYSCTL_PERIPH_GPION 0xf000080c // GPIO N
87 #define SYSCTL_PERIPH_GPIOP 0xf000080d // GPIO P
88 #define SYSCTL_PERIPH_GPIOQ 0xf000080e // GPIO Q
89 #define SYSCTL_PERIPH_GPIOR 0xf000080f // GPIO R
90 #define SYSCTL_PERIPH_GPIOS 0xf0000810 // GPIO S
91 #define SYSCTL_PERIPH_I2C0 0xf0002000 // I2C 0
92 #define SYSCTL_PERIPH_I2C1 0xf0002001 // I2C 1
93 #define SYSCTL_PERIPH_I2C2 0xf0002002 // I2C 2
94 #define SYSCTL_PERIPH_I2C3 0xf0002003 // I2C 3
95 #define SYSCTL_PERIPH_I2C4 0xf0002004 // I2C 4
96 #define SYSCTL_PERIPH_I2C5 0xf0002005 // I2C 5
97 #define SYSCTL_PERIPH_LPC0 0xf0004800 // LPC 0
98 #define SYSCTL_PERIPH_PECI0 0xf0005000 // PECI 0
99 #define SYSCTL_PERIPH_PWM0 0xf0004000 // PWM 0
100 #define SYSCTL_PERIPH_PWM1 0xf0004001 // PWM 1
101 #define SYSCTL_PERIPH_QEI0 0xf0004400 // QEI 0
102 #define SYSCTL_PERIPH_QEI1 0xf0004401 // QEI 1
103 #define SYSCTL_PERIPH_SSI0 0xf0001c00 // SSI 0
104 #define SYSCTL_PERIPH_SSI1 0xf0001c01 // SSI 1
105 #define SYSCTL_PERIPH_SSI2 0xf0001c02 // SSI 2
106 #define SYSCTL_PERIPH_SSI3 0xf0001c03 // SSI 3
107 #define SYSCTL_PERIPH_TIMER0 0xf0000400 // Timer 0
108 #define SYSCTL_PERIPH_TIMER1 0xf0000401 // Timer 1
109 #define SYSCTL_PERIPH_TIMER2 0xf0000402 // Timer 2
110 #define SYSCTL_PERIPH_TIMER3 0xf0000403 // Timer 3
111 #define SYSCTL_PERIPH_TIMER4 0xf0000404 // Timer 4
112 #define SYSCTL_PERIPH_TIMER5 0xf0000405 // Timer 5
113 #define SYSCTL_PERIPH_UART0 0xf0001800 // UART 0
114 #define SYSCTL_PERIPH_UART1 0xf0001801 // UART 1
115 #define SYSCTL_PERIPH_UART2 0xf0001802 // UART 2
116 #define SYSCTL_PERIPH_UART3 0xf0001803 // UART 3
117 #define SYSCTL_PERIPH_UART4 0xf0001804 // UART 4
118 #define SYSCTL_PERIPH_UART5 0xf0001805 // UART 5
119 #define SYSCTL_PERIPH_UART6 0xf0001806 // UART 6
120 #define SYSCTL_PERIPH_UART7 0xf0001807 // UART 7
121 #define SYSCTL_PERIPH_UDMA 0xf0000c00 // uDMA
122 #define SYSCTL_PERIPH_USB0 0xf0002800 // USB 0
123 #define SYSCTL_PERIPH_WDOG0 0xf0000000 // Watchdog 0
124 #define SYSCTL_PERIPH_WDOG1 0xf0000001 // Watchdog 1
125 #define SYSCTL_PERIPH_WTIMER0 0xf0005c00 // Wide Timer 0
126 #define SYSCTL_PERIPH_WTIMER1 0xf0005c01 // Wide Timer 1
127 #define SYSCTL_PERIPH_WTIMER2 0xf0005c02 // Wide Timer 2
128 #define SYSCTL_PERIPH_WTIMER3 0xf0005c03 // Wide Timer 3
129 #define SYSCTL_PERIPH_WTIMER4 0xf0005c04 // Wide Timer 4
130 #define SYSCTL_PERIPH_WTIMER5 0xf0005c05 // Wide Timer 5
139 #define SYSCTL_INT_MOSC_PUP 0x00000100 // MOSC power-up interrupt
140 #define SYSCTL_INT_USBPLL_LOCK 0x00000080 // USB PLL lock interrupt
141 #define SYSCTL_INT_PLL_LOCK 0x00000040 // PLL lock interrupt
142 #define SYSCTL_INT_CUR_LIMIT 0x00000020 // Current limit interrupt
143 #define SYSCTL_INT_IOSC_FAIL 0x00000010 // Internal oscillator failure int
144 #define SYSCTL_INT_MOSC_FAIL 0x00000008 // Main oscillator failure int
145 #define SYSCTL_INT_POR 0x00000004 // Power on reset interrupt
146 #define SYSCTL_INT_BOR 0x00000002 // Brown out interrupt
147 #define SYSCTL_INT_PLL_FAIL 0x00000001 // PLL failure interrupt
155 #define SYSCTL_CAUSE_LDO 0x00000020 // LDO power not OK reset
156 #define SYSCTL_CAUSE_WDOG1 0x00000020 // Watchdog 1 reset
157 #define SYSCTL_CAUSE_SW 0x00000010 // Software reset
158 #define SYSCTL_CAUSE_WDOG0 0x00000008 // Watchdog 0 reset
159 #define SYSCTL_CAUSE_WDOG 0x00000008 // Watchdog reset
160 #define SYSCTL_CAUSE_BOR 0x00000004 // Brown-out reset
161 #define SYSCTL_CAUSE_POR 0x00000002 // Power on reset
162 #define SYSCTL_CAUSE_EXT 0x00000001 // External reset
170 #define SYSCTL_BOR_RESET 0x00000002 // Reset instead of interrupting
171 #define SYSCTL_BOR_RESAMPLE 0x00000001 // Resample BOR before asserting
180 #define SYSCTL_PWMDIV_1 0x00000000 // PWM clock is processor clock /1
181 #define SYSCTL_PWMDIV_2 0x00100000 // PWM clock is processor clock /2
182 #define SYSCTL_PWMDIV_4 0x00120000 // PWM clock is processor clock /4
183 #define SYSCTL_PWMDIV_8 0x00140000 // PWM clock is processor clock /8
184 #define SYSCTL_PWMDIV_16 0x00160000 // PWM clock is processor clock /16
185 #define SYSCTL_PWMDIV_32 0x00180000 // PWM clock is processor clock /32
186 #define SYSCTL_PWMDIV_64 0x001A0000 // PWM clock is processor clock /64
195 #define SYSCTL_ADCSPEED_1MSPS 0x00000F00 // 1,000,000 samples per second
196 #define SYSCTL_ADCSPEED_500KSPS 0x00000A00 // 500,000 samples per second
197 #define SYSCTL_ADCSPEED_250KSPS 0x00000500 // 250,000 samples per second
198 #define SYSCTL_ADCSPEED_125KSPS 0x00000000 // 125,000 samples per second
206 #define SYSCTL_SYSDIV_1 0x07800000 // Processor clock is osc/pll /1
207 #define SYSCTL_SYSDIV_2 0x00C00000 // Processor clock is osc/pll /2
208 #define SYSCTL_SYSDIV_3 0x01400000 // Processor clock is osc/pll /3
209 #define SYSCTL_SYSDIV_4 0x01C00000 // Processor clock is osc/pll /4
210 #define SYSCTL_SYSDIV_5 0x02400000 // Processor clock is osc/pll /5
211 #define SYSCTL_SYSDIV_6 0x02C00000 // Processor clock is osc/pll /6
212 #define SYSCTL_SYSDIV_7 0x03400000 // Processor clock is osc/pll /7
213 #define SYSCTL_SYSDIV_8 0x03C00000 // Processor clock is osc/pll /8
214 #define SYSCTL_SYSDIV_9 0x04400000 // Processor clock is osc/pll /9
215 #define SYSCTL_SYSDIV_10 0x04C00000 // Processor clock is osc/pll /10
216 #define SYSCTL_SYSDIV_11 0x05400000 // Processor clock is osc/pll /11
217 #define SYSCTL_SYSDIV_12 0x05C00000 // Processor clock is osc/pll /12
218 #define SYSCTL_SYSDIV_13 0x06400000 // Processor clock is osc/pll /13
219 #define SYSCTL_SYSDIV_14 0x06C00000 // Processor clock is osc/pll /14
220 #define SYSCTL_SYSDIV_15 0x07400000 // Processor clock is osc/pll /15
221 #define SYSCTL_SYSDIV_16 0x07C00000 // Processor clock is osc/pll /16
222 #define SYSCTL_SYSDIV_17 0x88400000 // Processor clock is osc/pll /17
223 #define SYSCTL_SYSDIV_18 0x88C00000 // Processor clock is osc/pll /18
224 #define SYSCTL_SYSDIV_19 0x89400000 // Processor clock is osc/pll /19
225 #define SYSCTL_SYSDIV_20 0x89C00000 // Processor clock is osc/pll /20
226 #define SYSCTL_SYSDIV_21 0x8A400000 // Processor clock is osc/pll /21
227 #define SYSCTL_SYSDIV_22 0x8AC00000 // Processor clock is osc/pll /22
228 #define SYSCTL_SYSDIV_23 0x8B400000 // Processor clock is osc/pll /23
229 #define SYSCTL_SYSDIV_24 0x8BC00000 // Processor clock is osc/pll /24
230 #define SYSCTL_SYSDIV_25 0x8C400000 // Processor clock is osc/pll /25
231 #define SYSCTL_SYSDIV_26 0x8CC00000 // Processor clock is osc/pll /26
232 #define SYSCTL_SYSDIV_27 0x8D400000 // Processor clock is osc/pll /27
233 #define SYSCTL_SYSDIV_28 0x8DC00000 // Processor clock is osc/pll /28
234 #define SYSCTL_SYSDIV_29 0x8E400000 // Processor clock is osc/pll /29
235 #define SYSCTL_SYSDIV_30 0x8EC00000 // Processor clock is osc/pll /30
236 #define SYSCTL_SYSDIV_31 0x8F400000 // Processor clock is osc/pll /31
237 #define SYSCTL_SYSDIV_32 0x8FC00000 // Processor clock is osc/pll /32
238 #define SYSCTL_SYSDIV_33 0x90400000 // Processor clock is osc/pll /33
239 #define SYSCTL_SYSDIV_34 0x90C00000 // Processor clock is osc/pll /34
240 #define SYSCTL_SYSDIV_35 0x91400000 // Processor clock is osc/pll /35
241 #define SYSCTL_SYSDIV_36 0x91C00000 // Processor clock is osc/pll /36
242 #define SYSCTL_SYSDIV_37 0x92400000 // Processor clock is osc/pll /37
243 #define SYSCTL_SYSDIV_38 0x92C00000 // Processor clock is osc/pll /38
244 #define SYSCTL_SYSDIV_39 0x93400000 // Processor clock is osc/pll /39
245 #define SYSCTL_SYSDIV_40 0x93C00000 // Processor clock is osc/pll /40
246 #define SYSCTL_SYSDIV_41 0x94400000 // Processor clock is osc/pll /41
247 #define SYSCTL_SYSDIV_42 0x94C00000 // Processor clock is osc/pll /42
248 #define SYSCTL_SYSDIV_43 0x95400000 // Processor clock is osc/pll /43
249 #define SYSCTL_SYSDIV_44 0x95C00000 // Processor clock is osc/pll /44
250 #define SYSCTL_SYSDIV_45 0x96400000 // Processor clock is osc/pll /45
251 #define SYSCTL_SYSDIV_46 0x96C00000 // Processor clock is osc/pll /46
252 #define SYSCTL_SYSDIV_47 0x97400000 // Processor clock is osc/pll /47
253 #define SYSCTL_SYSDIV_48 0x97C00000 // Processor clock is osc/pll /48
254 #define SYSCTL_SYSDIV_49 0x98400000 // Processor clock is osc/pll /49
255 #define SYSCTL_SYSDIV_50 0x98C00000 // Processor clock is osc/pll /50
256 #define SYSCTL_SYSDIV_51 0x99400000 // Processor clock is osc/pll /51
257 #define SYSCTL_SYSDIV_52 0x99C00000 // Processor clock is osc/pll /52
258 #define SYSCTL_SYSDIV_53 0x9A400000 // Processor clock is osc/pll /53
259 #define SYSCTL_SYSDIV_54 0x9AC00000 // Processor clock is osc/pll /54
260 #define SYSCTL_SYSDIV_55 0x9B400000 // Processor clock is osc/pll /55
261 #define SYSCTL_SYSDIV_56 0x9BC00000 // Processor clock is osc/pll /56
262 #define SYSCTL_SYSDIV_57 0x9C400000 // Processor clock is osc/pll /57
263 #define SYSCTL_SYSDIV_58 0x9CC00000 // Processor clock is osc/pll /58
264 #define SYSCTL_SYSDIV_59 0x9D400000 // Processor clock is osc/pll /59
265 #define SYSCTL_SYSDIV_60 0x9DC00000 // Processor clock is osc/pll /60
266 #define SYSCTL_SYSDIV_61 0x9E400000 // Processor clock is osc/pll /61
267 #define SYSCTL_SYSDIV_62 0x9EC00000 // Processor clock is osc/pll /62
268 #define SYSCTL_SYSDIV_63 0x9F400000 // Processor clock is osc/pll /63
269 #define SYSCTL_SYSDIV_64 0x9FC00000 // Processor clock is osc/pll /64
270 #define SYSCTL_SYSDIV_2_5 0xC1000000 // Processor clock is pll / 2.5
271 #define SYSCTL_SYSDIV_3_5 0xC1800000 // Processor clock is pll / 3.5
272 #define SYSCTL_SYSDIV_4_5 0xC2000000 // Processor clock is pll / 4.5
273 #define SYSCTL_SYSDIV_5_5 0xC2800000 // Processor clock is pll / 5.5
274 #define SYSCTL_SYSDIV_6_5 0xC3000000 // Processor clock is pll / 6.5
275 #define SYSCTL_SYSDIV_7_5 0xC3800000 // Processor clock is pll / 7.5
276 #define SYSCTL_SYSDIV_8_5 0xC4000000 // Processor clock is pll / 8.5
277 #define SYSCTL_SYSDIV_9_5 0xC4800000 // Processor clock is pll / 9.5
278 #define SYSCTL_SYSDIV_10_5 0xC5000000 // Processor clock is pll / 10.5
279 #define SYSCTL_SYSDIV_11_5 0xC5800000 // Processor clock is pll / 11.5
280 #define SYSCTL_SYSDIV_12_5 0xC6000000 // Processor clock is pll / 12.5
281 #define SYSCTL_SYSDIV_13_5 0xC6800000 // Processor clock is pll / 13.5
282 #define SYSCTL_SYSDIV_14_5 0xC7000000 // Processor clock is pll / 14.5
283 #define SYSCTL_SYSDIV_15_5 0xC7800000 // Processor clock is pll / 15.5
284 #define SYSCTL_SYSDIV_16_5 0xC8000000 // Processor clock is pll / 16.5
285 #define SYSCTL_SYSDIV_17_5 0xC8800000 // Processor clock is pll / 17.5
286 #define SYSCTL_SYSDIV_18_5 0xC9000000 // Processor clock is pll / 18.5
287 #define SYSCTL_SYSDIV_19_5 0xC9800000 // Processor clock is pll / 19.5
288 #define SYSCTL_SYSDIV_20_5 0xCA000000 // Processor clock is pll / 20.5
289 #define SYSCTL_SYSDIV_21_5 0xCA800000 // Processor clock is pll / 21.5
290 #define SYSCTL_SYSDIV_22_5 0xCB000000 // Processor clock is pll / 22.5
291 #define SYSCTL_SYSDIV_23_5 0xCB800000 // Processor clock is pll / 23.5
292 #define SYSCTL_SYSDIV_24_5 0xCC000000 // Processor clock is pll / 24.5
293 #define SYSCTL_SYSDIV_25_5 0xCC800000 // Processor clock is pll / 25.5
294 #define SYSCTL_SYSDIV_26_5 0xCD000000 // Processor clock is pll / 26.5
295 #define SYSCTL_SYSDIV_27_5 0xCD800000 // Processor clock is pll / 27.5
296 #define SYSCTL_SYSDIV_28_5 0xCE000000 // Processor clock is pll / 28.5
297 #define SYSCTL_SYSDIV_29_5 0xCE800000 // Processor clock is pll / 29.5
298 #define SYSCTL_SYSDIV_30_5 0xCF000000 // Processor clock is pll / 30.5
299 #define SYSCTL_SYSDIV_31_5 0xCF800000 // Processor clock is pll / 31.5
300 #define SYSCTL_SYSDIV_32_5 0xD0000000 // Processor clock is pll / 32.5
301 #define SYSCTL_SYSDIV_33_5 0xD0800000 // Processor clock is pll / 33.5
302 #define SYSCTL_SYSDIV_34_5 0xD1000000 // Processor clock is pll / 34.5
303 #define SYSCTL_SYSDIV_35_5 0xD1800000 // Processor clock is pll / 35.5
304 #define SYSCTL_SYSDIV_36_5 0xD2000000 // Processor clock is pll / 36.5
305 #define SYSCTL_SYSDIV_37_5 0xD2800000 // Processor clock is pll / 37.5
306 #define SYSCTL_SYSDIV_38_5 0xD3000000 // Processor clock is pll / 38.5
307 #define SYSCTL_SYSDIV_39_5 0xD3800000 // Processor clock is pll / 39.5
308 #define SYSCTL_SYSDIV_40_5 0xD4000000 // Processor clock is pll / 40.5
309 #define SYSCTL_SYSDIV_41_5 0xD4800000 // Processor clock is pll / 41.5
310 #define SYSCTL_SYSDIV_42_5 0xD5000000 // Processor clock is pll / 42.5
311 #define SYSCTL_SYSDIV_43_5 0xD5800000 // Processor clock is pll / 43.5
312 #define SYSCTL_SYSDIV_44_5 0xD6000000 // Processor clock is pll / 44.5
313 #define SYSCTL_SYSDIV_45_5 0xD6800000 // Processor clock is pll / 45.5
314 #define SYSCTL_SYSDIV_46_5 0xD7000000 // Processor clock is pll / 46.5
315 #define SYSCTL_SYSDIV_47_5 0xD7800000 // Processor clock is pll / 47.5
316 #define SYSCTL_SYSDIV_48_5 0xD8000000 // Processor clock is pll / 48.5
317 #define SYSCTL_SYSDIV_49_5 0xD8800000 // Processor clock is pll / 49.5
318 #define SYSCTL_SYSDIV_50_5 0xD9000000 // Processor clock is pll / 50.5
319 #define SYSCTL_SYSDIV_51_5 0xD9800000 // Processor clock is pll / 51.5
320 #define SYSCTL_SYSDIV_52_5 0xDA000000 // Processor clock is pll / 52.5
321 #define SYSCTL_SYSDIV_53_5 0xDA800000 // Processor clock is pll / 53.5
322 #define SYSCTL_SYSDIV_54_5 0xDB000000 // Processor clock is pll / 54.5
323 #define SYSCTL_SYSDIV_55_5 0xDB800000 // Processor clock is pll / 55.5
324 #define SYSCTL_SYSDIV_56_5 0xDC000000 // Processor clock is pll / 56.5
325 #define SYSCTL_SYSDIV_57_5 0xDC800000 // Processor clock is pll / 57.5
326 #define SYSCTL_SYSDIV_58_5 0xDD000000 // Processor clock is pll / 58.5
327 #define SYSCTL_SYSDIV_59_5 0xDD800000 // Processor clock is pll / 59.5
328 #define SYSCTL_SYSDIV_60_5 0xDE000000 // Processor clock is pll / 60.5
329 #define SYSCTL_SYSDIV_61_5 0xDE800000 // Processor clock is pll / 61.5
330 #define SYSCTL_SYSDIV_62_5 0xDF000000 // Processor clock is pll / 62.5
331 #define SYSCTL_SYSDIV_63_5 0xDF800000 // Processor clock is pll / 63.5
332 #define SYSCTL_USE_PLL 0x00000000 // System clock is the PLL clock
333 #define SYSCTL_USE_OSC 0x00003800 // System clock is the osc clock
334 #define SYSCTL_XTAL_1MHZ 0x00000000 // External crystal is 1MHz
335 #define SYSCTL_XTAL_1_84MHZ 0x00000040 // External crystal is 1.8432MHz
336 #define SYSCTL_XTAL_2MHZ 0x00000080 // External crystal is 2MHz
337 #define SYSCTL_XTAL_2_45MHZ 0x000000C0 // External crystal is 2.4576MHz
338 #define SYSCTL_XTAL_3_57MHZ 0x00000100 // External crystal is 3.579545MHz
339 #define SYSCTL_XTAL_3_68MHZ 0x00000140 // External crystal is 3.6864MHz
340 #define SYSCTL_XTAL_4MHZ 0x00000180 // External crystal is 4MHz
341 #define SYSCTL_XTAL_4_09MHZ 0x000001C0 // External crystal is 4.096MHz
342 #define SYSCTL_XTAL_4_91MHZ 0x00000200 // External crystal is 4.9152MHz
343 #define SYSCTL_XTAL_5MHZ 0x00000240 // External crystal is 5MHz
344 #define SYSCTL_XTAL_5_12MHZ 0x00000280 // External crystal is 5.12MHz
345 #define SYSCTL_XTAL_6MHZ 0x000002C0 // External crystal is 6MHz
346 #define SYSCTL_XTAL_6_14MHZ 0x00000300 // External crystal is 6.144MHz
347 #define SYSCTL_XTAL_7_37MHZ 0x00000340 // External crystal is 7.3728MHz
348 #define SYSCTL_XTAL_8MHZ 0x00000380 // External crystal is 8MHz
349 #define SYSCTL_XTAL_8_19MHZ 0x000003C0 // External crystal is 8.192MHz
350 #define SYSCTL_XTAL_10MHZ 0x00000400 // External crystal is 10 MHz
351 #define SYSCTL_XTAL_12MHZ 0x00000440 // External crystal is 12 MHz
352 #define SYSCTL_XTAL_12_2MHZ 0x00000480 // External crystal is 12.288 MHz
353 #define SYSCTL_XTAL_13_5MHZ 0x000004C0 // External crystal is 13.56 MHz
354 #define SYSCTL_XTAL_14_3MHZ 0x00000500 // External crystal is 14.31818 MHz
355 #define SYSCTL_XTAL_16MHZ 0x00000540 // External crystal is 16 MHz
356 #define SYSCTL_XTAL_16_3MHZ 0x00000580 // External crystal is 16.384 MHz
357 #define SYSCTL_XTAL_18MHZ 0x000005C0 // External crystal is 18.0 MHz
358 #define SYSCTL_XTAL_20MHZ 0x00000600 // External crystal is 20.0 MHz
359 #define SYSCTL_XTAL_24MHZ 0x00000640 // External crystal is 24.0 MHz
360 #define SYSCTL_XTAL_25MHZ 0x00000680 // External crystal is 25.0 MHz
361 #define SYSCTL_OSC_MAIN 0x00000000 // Osc source is main osc
362 #define SYSCTL_OSC_INT 0x00000010 // Osc source is int. osc
363 #define SYSCTL_OSC_INT4 0x00000020 // Osc source is int. osc /4
364 #define SYSCTL_OSC_INT30 0x00000030 // Osc source is int. 30 KHz
365 #define SYSCTL_OSC_EXT4_19 0x80000028 // Osc source is ext. 4.19 MHz
366 #define SYSCTL_OSC_EXT32 0x80000038 // Osc source is ext. 32 KHz
367 #define SYSCTL_INT_OSC_DIS 0x00000002 // Disable internal oscillator
368 #define SYSCTL_MAIN_OSC_DIS 0x00000001 // Disable main oscillator
376 #define SYSCTL_DSLP_DIV_1 0x00000000 // Deep-sleep clock is osc /1
377 #define SYSCTL_DSLP_DIV_2 0x00800000 // Deep-sleep clock is osc /2
378 #define SYSCTL_DSLP_DIV_3 0x01000000 // Deep-sleep clock is osc /3
379 #define SYSCTL_DSLP_DIV_4 0x01800000 // Deep-sleep clock is osc /4
380 #define SYSCTL_DSLP_DIV_5 0x02000000 // Deep-sleep clock is osc /5
381 #define SYSCTL_DSLP_DIV_6 0x02800000 // Deep-sleep clock is osc /6
382 #define SYSCTL_DSLP_DIV_7 0x03000000 // Deep-sleep clock is osc /7
383 #define SYSCTL_DSLP_DIV_8 0x03800000 // Deep-sleep clock is osc /8
384 #define SYSCTL_DSLP_DIV_9 0x04000000 // Deep-sleep clock is osc /9
385 #define SYSCTL_DSLP_DIV_10 0x04800000 // Deep-sleep clock is osc /10
386 #define SYSCTL_DSLP_DIV_11 0x05000000 // Deep-sleep clock is osc /11
387 #define SYSCTL_DSLP_DIV_12 0x05800000 // Deep-sleep clock is osc /12
388 #define SYSCTL_DSLP_DIV_13 0x06000000 // Deep-sleep clock is osc /13
389 #define SYSCTL_DSLP_DIV_14 0x06800000 // Deep-sleep clock is osc /14
390 #define SYSCTL_DSLP_DIV_15 0x07000000 // Deep-sleep clock is osc /15
391 #define SYSCTL_DSLP_DIV_16 0x07800000 // Deep-sleep clock is osc /16
392 #define SYSCTL_DSLP_DIV_17 0x08000000 // Deep-sleep clock is osc /17
393 #define SYSCTL_DSLP_DIV_18 0x08800000 // Deep-sleep clock is osc /18
394 #define SYSCTL_DSLP_DIV_19 0x09000000 // Deep-sleep clock is osc /19
395 #define SYSCTL_DSLP_DIV_20 0x09800000 // Deep-sleep clock is osc /20
396 #define SYSCTL_DSLP_DIV_21 0x0A000000 // Deep-sleep clock is osc /21
397 #define SYSCTL_DSLP_DIV_22 0x0A800000 // Deep-sleep clock is osc /22
398 #define SYSCTL_DSLP_DIV_23 0x0B000000 // Deep-sleep clock is osc /23
399 #define SYSCTL_DSLP_DIV_24 0x0B800000 // Deep-sleep clock is osc /24
400 #define SYSCTL_DSLP_DIV_25 0x0C000000 // Deep-sleep clock is osc /25
401 #define SYSCTL_DSLP_DIV_26 0x0C800000 // Deep-sleep clock is osc /26
402 #define SYSCTL_DSLP_DIV_27 0x0D000000 // Deep-sleep clock is osc /27
403 #define SYSCTL_DSLP_DIV_28 0x0D800000 // Deep-sleep clock is osc /28
404 #define SYSCTL_DSLP_DIV_29 0x0E000000 // Deep-sleep clock is osc /29
405 #define SYSCTL_DSLP_DIV_30 0x0E800000 // Deep-sleep clock is osc /30
406 #define SYSCTL_DSLP_DIV_31 0x0F000000 // Deep-sleep clock is osc /31
407 #define SYSCTL_DSLP_DIV_32 0x0F800000 // Deep-sleep clock is osc /32
408 #define SYSCTL_DSLP_DIV_33 0x10000000 // Deep-sleep clock is osc /33
409 #define SYSCTL_DSLP_DIV_34 0x10800000 // Deep-sleep clock is osc /34
410 #define SYSCTL_DSLP_DIV_35 0x11000000 // Deep-sleep clock is osc /35
411 #define SYSCTL_DSLP_DIV_36 0x11800000 // Deep-sleep clock is osc /36
412 #define SYSCTL_DSLP_DIV_37 0x12000000 // Deep-sleep clock is osc /37
413 #define SYSCTL_DSLP_DIV_38 0x12800000 // Deep-sleep clock is osc /38
414 #define SYSCTL_DSLP_DIV_39 0x13000000 // Deep-sleep clock is osc /39
415 #define SYSCTL_DSLP_DIV_40 0x13800000 // Deep-sleep clock is osc /40
416 #define SYSCTL_DSLP_DIV_41 0x14000000 // Deep-sleep clock is osc /41
417 #define SYSCTL_DSLP_DIV_42 0x14800000 // Deep-sleep clock is osc /42
418 #define SYSCTL_DSLP_DIV_43 0x15000000 // Deep-sleep clock is osc /43
419 #define SYSCTL_DSLP_DIV_44 0x15800000 // Deep-sleep clock is osc /44
420 #define SYSCTL_DSLP_DIV_45 0x16000000 // Deep-sleep clock is osc /45
421 #define SYSCTL_DSLP_DIV_46 0x16800000 // Deep-sleep clock is osc /46
422 #define SYSCTL_DSLP_DIV_47 0x17000000 // Deep-sleep clock is osc /47
423 #define SYSCTL_DSLP_DIV_48 0x17800000 // Deep-sleep clock is osc /48
424 #define SYSCTL_DSLP_DIV_49 0x18000000 // Deep-sleep clock is osc /49
425 #define SYSCTL_DSLP_DIV_50 0x18800000 // Deep-sleep clock is osc /50
426 #define SYSCTL_DSLP_DIV_51 0x19000000 // Deep-sleep clock is osc /51
427 #define SYSCTL_DSLP_DIV_52 0x19800000 // Deep-sleep clock is osc /52
428 #define SYSCTL_DSLP_DIV_53 0x1A000000 // Deep-sleep clock is osc /53
429 #define SYSCTL_DSLP_DIV_54 0x1A800000 // Deep-sleep clock is osc /54
430 #define SYSCTL_DSLP_DIV_55 0x1B000000 // Deep-sleep clock is osc /55
431 #define SYSCTL_DSLP_DIV_56 0x1B800000 // Deep-sleep clock is osc /56
432 #define SYSCTL_DSLP_DIV_57 0x1C000000 // Deep-sleep clock is osc /57
433 #define SYSCTL_DSLP_DIV_58 0x1C800000 // Deep-sleep clock is osc /58
434 #define SYSCTL_DSLP_DIV_59 0x1D000000 // Deep-sleep clock is osc /59
435 #define SYSCTL_DSLP_DIV_60 0x1D800000 // Deep-sleep clock is osc /60
436 #define SYSCTL_DSLP_DIV_61 0x1E000000 // Deep-sleep clock is osc /61
437 #define SYSCTL_DSLP_DIV_62 0x1E800000 // Deep-sleep clock is osc /62
438 #define SYSCTL_DSLP_DIV_63 0x1F000000 // Deep-sleep clock is osc /63
439 #define SYSCTL_DSLP_DIV_64 0x1F800000 // Deep-sleep clock is osc /64
440 #define SYSCTL_DSLP_OSC_MAIN 0x00000000 // Osc source is main osc
441 #define SYSCTL_DSLP_OSC_INT 0x00000010 // Osc source is int. osc
442 #define SYSCTL_DSLP_OSC_INT30 0x00000030 // Osc source is int. 30 KHz
443 #define SYSCTL_DSLP_OSC_EXT32 0x00000070 // Osc source is ext. 32 KHz
444 #define SYSCTL_DSLP_PIOSC_PD 0x00000002 // Power down PIOSC in deep-sleep
452 #define SYSCTL_PIOSC_CAL_AUTO 0x00000200 // Automatic calibration
453 #define SYSCTL_PIOSC_CAL_FACT 0x00000100 // Factory calibration
454 #define SYSCTL_PIOSC_CAL_USER 0x80000100 // User-supplied calibration
462 #define SYSCTL_MOSC_VALIDATE 0x00000001 // Enable MOSC validation
463 #define SYSCTL_MOSC_INTERRUPT 0x00000002 // Generate interrupt on MOSC fail
464 #define SYSCTL_MOSC_NO_XTAL 0x00000004 // No crystal is attached to MOSC
491 extern void SysCtlLDOConfigSet(uint32_t ui32Config);
497 extern void SysCtlBrownOutConfigSet(uint32_t ui32Config,
499 extern void SysCtlDelay(uint32_t ui32Count);
509 extern void SysCtlIOSCVerificationSet(
bool bEnable);
510 extern void SysCtlMOSCVerificationSet(
bool bEnable);
511 extern void SysCtlPLLVerificationSet(
bool bEnable);
512 extern void SysCtlClkVerificationClear(
void);
527 #endif // __DRIVERLIB_SYSCTL_H__
void SysCtlDeepSleep(void)
Definition: sysctl.c:1194
void SysCtlPeripheralDeepSleepEnable(uint32_t ui32Peripheral)
Definition: sysctl.c:810
void SysCtlDeepSleepClockSet(uint32_t ui32Config)
Definition: sysctl.c:1883
void SysCtlUSBPLLDisable(void)
Definition: sysctl.c:2158
void SysCtlIntUnregister(void)
Definition: sysctl.c:978
void SysCtlIntEnable(uint32_t ui32Ints)
Definition: sysctl.c:1012
void SysCtlResetCauseClear(uint32_t ui32Causes)
Definition: sysctl.c:1253
void SysCtlReset(void)
Definition: sysctl.c:1139
void SysCtlADCSpeedSet(uint32_t ui32Speed)
Definition: sysctl.c:1996
void SysCtlPWMClockSet(uint32_t ui32Config)
Definition: sysctl.c:1911
void SysCtlUSBPLLEnable(void)
Definition: sysctl.c:2138
bool SysCtlPeripheralReady(uint32_t ui32Peripheral)
Definition: sysctl.c:329
uint32_t SysCtlIntStatus(bool bMasked)
Definition: sysctl.c:1109
uint32_t SysCtlResetCauseGet(void)
Definition: sysctl.c:1227
uint32_t SysCtlClockGet(void)
Definition: sysctl.c:1679
void SysCtlMOSCConfigSet(uint32_t ui32Config)
Definition: sysctl.c:1344
void SysCtlPeripheralSleepDisable(uint32_t ui32Peripheral)
Definition: sysctl.c:748
void SysCtlGPIOAHBEnable(uint32_t ui32GPIOPeripheral)
Definition: sysctl.c:2060
bool SysCtlPeripheralPresent(uint32_t ui32Peripheral)
Definition: sysctl.c:269
void SysCtlGPIOAHBDisable(uint32_t ui32GPIOPeripheral)
Definition: sysctl.c:2105
void SysCtlPeripheralPowerOn(uint32_t ui32Peripheral)
Definition: sysctl.c:386
void SysCtlPeripheralPowerOff(uint32_t ui32Peripheral)
Definition: sysctl.c:444
void SysCtlSleep(void)
Definition: sysctl.c:1171
void SysCtlPeripheralClockGating(bool bEnable)
Definition: sysctl.c:906
void SysCtlIntRegister(void(*pfnHandler)(void))
Definition: sysctl.c:950
void SysCtlIntDisable(uint32_t ui32Ints)
Definition: sysctl.c:1041
uint32_t SysCtlPWMClockGet(void)
Definition: sysctl.c:1951
void SysCtlPeripheralEnable(uint32_t ui32Peripheral)
Definition: sysctl.c:574
void SysCtlPeripheralDeepSleepDisable(uint32_t ui32Peripheral)
Definition: sysctl.c:874
uint32_t SysCtlSRAMSizeGet(void)
Definition: sysctl.c:205
uint32_t SysCtlFlashSizeGet(void)
Definition: sysctl.c:220
void SysCtlPeripheralReset(uint32_t ui32Peripheral)
Definition: sysctl.c:499
uint32_t SysCtlADCSpeedGet(void)
Definition: sysctl.c:2028
void SysCtlPeripheralDisable(uint32_t ui32Peripheral)
Definition: sysctl.c:627
void SysCtlIntClear(uint32_t ui32Ints)
Definition: sysctl.c:1079
void SysCtlPeripheralSleepEnable(uint32_t ui32Peripheral)
Definition: sysctl.c:687
void SysCtlClockSet(uint32_t ui32Config)
Definition: sysctl.c:1488
uint32_t SysCtlPIOSCCalibrate(uint32_t ui32Type)
Definition: sysctl.c:1380